# **FPGA CODE**

#### ARITMETIC OPERATONS IN VERILOG

### STEPS:

1. Create Project



- 2. Click on Next
- 3. Give a Project name and give the path to store that project where ever you want.
- 4. Choose →RTL Project click on next



5. Click on **create file** add a name → arithmetic\_operations



- 6. Choose remaining same → click on ok then next
- 7. Choose the board type Artix7 and part of the board click on next



8. Click on finish



9. Choose the input and output value or you can click on ok to edit in code part



10. Source choose the file arithmetic\_operations.v



- 11. Edit the code
- 12. On the left side click on  $\rightarrow$ SYNTHESIS for checking the syntax errors
- 13. On the Top Left side →ADD SOURCES give the name tb\_arthimetic\_operations.v then click on OK



14. Edit the input and output values or click on ok to edit on inside the file.



- 15. Click on tb\_arithmetic\_operations.v
- 16. Edit the code and click on → OPEN SYNTHESIZED DESIGN → For the Symantic



### 17. Click on → RUN SIMULATION

# →RUN BEHAVIOURAL



### HERE IS THE CODE

### 1. ARITHMETIC OPERATIONS:

```
→arithmetic operations.v
module arithmetic_operations (
  input [3:0] control,
  input [18:0] r1,
  input [18:0] r2,
  output reg [18:0] r3
);
always @(*) begin
  case (control)
    4'b0000: r3 = r1 + r2;
    4'b0001: r3 = r1 - r2;
    4'b0010: r3 = r1 * r2;
    4'b0011: r3 = r1 / r2;
    4'b0100: r3 = r1 + 1;
    4'b0101: r3 = r1 - 1;
    default: r3 = 0;
  endcase
end
endmodule
TEST BENCH CODE FOR ARITHMETIC OPERATIONS
→tb_ arithmetic_operations.v
module tb arithmetic operations;
reg [3:0] control;
reg [18:0] r1;
```

```
reg [18:0] r2;
wire [18:0] r3;
arithmetic operations uut (
  .control(control),
  .r1(r1),
  .r2(r2),
  .r3(r3)
);
initial begin
  control = 4'b0000;
  r1 = 19'b0000000000000000101;
  r2 = 19'b0000000000000000011;
  #10;
  display("ADD: r1 = %d, r2 = %d, r3 = %d", r1, r2, r3);
  control = 4'b0001;
  r1 = 19'b0000000000000000101;
  r2 = 19'b0000000000000000011;
  #10;
  display("SUB: r1 = %d, r2 = %d, r3 = %d", r1, r2, r3);
  control = 4'b0010;
  r1 = 19'b0000000000000000101;
  r2 = 19'b0000000000000000011;
  #10;
  display("MUL: r1 = %d, r2 = %d, r3 = %d", r1, r2, r3);
  control = 4'b0011;
```

```
r1 = 19'b0000000000000000110;
  r2 = 19'b00000000000000000011;
  #10;
  display("DIV: r1 = %d, r2 = %d, r3 = %d", r1, r2, r3);
  control = 4'b0100;
  r1 = 19'b00000000000000000101;
  r2 = 19'b0;
  #10;
  display("INC: r1 = %d, r3 = %d", r1, r3);
  control = 4'b0101;
  r1 = 19'b0000000000000000101; // 5
  r2 = 19'b0; // Not used
  #10;
  display("DEC: r1 = %d, r3 = %d", r1, r3);
  $finish;
end
endmodule
HERE IS THE CODE
```

### 2. LOGIC OPERATIONS

```
→logical operations.v
module logical_operations (
  input [3:0] control,
  input [18:0] r1,
  input [18:0] r2,
  output reg [18:0] r3
);
```

```
always @(*) begin
  case (control)
    4'b0000: r3 = r1 \& r2;
    4'b0001: r3 = r1 \mid r2;
    4'b0010: r3 = r1 ^ r2;
    4'b0011: r3 = \sim r2;
    default: r3 = 0;
  endcase
end
endmodule
TEST BENCH CODE FOR LOGICAL OPERATIONS
→tb_logical_operations.v
module tb_logical_operations;
reg [3:0] control;
reg [18:0] r1;
reg [18:0] r2;
wire [18:0] r3;
logical_operations uut (
  .control(control),
  .r1(r1),
  .r2(r2),
  .r3(r3)
);
initial begin
  control = 4'b0000;
  r1 = 19'b0000000000000000101;
```

```
r2 = 19'b0000000000000000011;
  #10;
  display("AND: r1 = \%b, r2 = \%b, r3 = \%b", r1, r2, r3);
  control = 4'b0001;
  r1 = 19'b0000000000000000101;
  r2 = 19'b0000000000000000011;
  #10;
  \frac{1}{2}$display("OR: r1 = %b, r2 = %b, r3 = %b", r1, r2, r3);
  control = 4'b0010;
  r1 = 19'b0000000000000000101;
  r2 = 19'b0000000000000000011;
  #10;
  display("XOR: r1 = \%b, r2 = \%b, r3 = \%b", r1, r2, r3);
  control = 4'b0011;
  r1 = 19'b0000000000000000101;
  r2 = 19'b0000000000000000101;
  #10;
  display("NOT: r1 = \%b (ignored), r2 = \%b, r3 = \%b", r1, r2, r3);
  $finish;
end
endmodule
HERE IS THE CODE
   3. CONTROL FLOW
→Control flow.v
module control flow (
  input [3:0] control,
```

```
input [18:0] r1,
  input [18:0] r2,
  input [18:0] addr,
  input clk,
  input reset,
  output reg [18:0] PC,
  output reg [18:0] SP,
  inout [18:0] stack
);
reg [18:0] stack_mem [0:255];
reg [18:0] stack_pointer;
initial begin
  stack_pointer = 19'b0;
end
always @(posedge clk or posedge reset) begin
  if (reset) begin
    PC <= 19'b0;
     SP \le 19'b0;
     stack_pointer <= 19'b0;
  end else begin
     case (control)
       4'b0000: PC <= addr;
       4'b0001: if (r1 == r2) PC \leq addr;
       4'b0010: if (r1 != r2) PC <= addr;
       4'b0011: begin
```

```
stack_mem[stack_pointer] <= PC + 1;</pre>
         stack_pointer <= stack_pointer + 1;</pre>
         PC \le addr;
       end
       4'b0100: begin
         stack_pointer <= stack_pointer - 1;</pre>
         PC <= stack_mem[stack_pointer];</pre>
       end
       default: PC <= PC;
     endcase
  end
end
endmodule
TEST BENCH CODE FOR CONTROL FLOW
→Tb_control_flow.v
module tb_control_flow;
reg [3:0] control;
reg [18:0] r1;
reg [18:0] r2;
reg [18:0] addr;
reg clk;
reg reset;
wire [18:0] PC;
wire [18:0] SP;
reg [18:0] stack [0:255];
control_flow uut (
```

```
.control(control),
  .r1(r1),
  .r2(r2),
  .addr(addr),
  .clk(clk),
  .reset(reset),
  .PC(PC),
  .SP(SP),
  .stack(stack)
);
initial begin
  clk = 0;
  forever #5 clk = \sim clk;
end
initial begin
  reset = 1;
  control = 4'b0000;
  r1 = 19'b0;
  r2 = 19'b0;
  addr = 19'b0000000000000000101;
  #10;
  reset = 0;
  control = 4'b0000;
  #10;
  $display("JMP: PC = %d", PC);
  control = 4'b0001;
```

```
r1 = 19'b0000000000000000101;
  r2 = 19'b0000000000000000101;
  #10;
  display(BEQ: r1 = %d, r2 = %d, PC = %d', r1, r2, PC);
  control = 4'b0010;
  r1 = 19'b0000000000000000101;
  r2 = 19'b0000000000000000110;
  #10;
  \text{Sdisplay}(\text{"BNE: } r1 = \text{\%d}, r2 = \text{\%d}, PC = \text{\%d"}, r1, r2, PC);
  control = 4'b0011;
  addr = 19'b0000000000000001000;
  #10;
  \frac{1}{2}$display("CALL: PC = %d, SP = %d", PC, SP);
  control = 4'b0100;
  #10;
  \text{Sdisplay}(\text{"RET: PC} = \text{%d, SP} = \text{%d", PC, SP});
  $finish;
End
HERE IS THE CODE
    4. MEMORY ACCESS
→Memory_access.v
module memory access (
  input [3:0] control,
  input [18:0] r1,
  input [18:0] addr,
  input clk,
```

input reset,

```
output reg [18:0] r2,
  inout [18:0] memory
);
reg [18:0] memory_array [0:255];
always @(posedge clk or posedge reset) begin
  if (reset) begin
    r2 \le 19'b0;
  end else begin
    case (control)
      4'b0000: begin
         r2 <= memory_array[addr];
       end
      4'b0001: begin // ST addr, r1
         memory_array[addr] <= r1;</pre>
       end
       default: begin
         r2 \le r2;
       end
    endcase
  end
end
endmodule
TEST BENCH CODE FOR MEMORY ACCESS
→Tb_memory_access
module tb memory access;
reg [3:0] control;
reg [18:0] r1;
```

```
reg [18:0] addr;
reg clk;
reg reset;
wire [18:0] r2;
reg [18:0] memory [0:255];
// Instantiate the module
memory_access uut (
  .control(control),
  .r1(r1),
  .addr(addr),
  .clk(clk),
  .reset(reset),
  .r2(r2),
  .memory(memory)
);
// Clock generation
initial begin
  clk = 0;
  forever #5 clk = \sim clk;
end
initial begin
reset = 1;
  control = 4'b0000;
  r1 = 19'b0;
```

```
addr = 19'b00000000000000000101;
#10;
reset = 0;
control = 4'b0001;
r1 = 19'b00000000000000000110;
addr = 19'b0000000000000000101;
#10;
$display("ST: addr = %d, r1 = %d, memory[addr] = %d", addr, r1, memory[addr]);
control = 4'b0000;
addr = 19'b000000000000000101;
#10;
$display("LD: addr = %d, r2 = %d", addr, r2);
$finish;
end
endmodule
```

# HERE IS THE CODE

# 5. CUSTOM INSTRUCTION FOR SPECIALIZED OPERATIONS

```
→ Custom.v

module custom (

input [3:0] control,

input [18:0] r1,

input [18:0] r2,

inout [15:0] memory [0:255]
);

reg [15:0] temp_data;

reg [15:0] result data;
```

```
function [15:0] FFT(input [15:0] data);
  begin
    FFT = data;
  end
endfunction
function [15:0] Encrypt(input [15:0] data);
  begin
    Encrypt = data;
  end
endfunction
function [15:0] Decrypt(input [15:0] data);
  begin
    Decrypt = data;
  end
endfunction
always @(*) begin
  case (control)
    4'b0000: begin
       temp_data = memory[r2];
       result_data = FFT(temp_data);
       memory[r1] = result_data;
    end
    4'b0001: begin
       temp_data = memory[r2];
       result_data = Encrypt(temp_data);
```

```
memory[r1] = result_data;
end

4'b0010: begin
    temp_data = memory[r2];
    result_data = Decrypt(temp_data);
    memory[r1] = result_data;
end

default: begin
    // Handle other operations or default case
    result_data = 16'b0;
    memory[r1] = result_data;
end
endcase
end
```

endmodule

# TEST BENCH CODE FOR CUSTOM INSTRUCTIONS FOR SPECIALIZED OPERATIONS

```
→Tb_custom.v

module tb_custom;

reg [3:0] control;

reg [18:0] r1;

reg [18:0] r2;

reg [15:0] memory [0:255];

wire [15:0] mem_out;
```

```
data_operations uut (
  .control(control),
  .r1(r1),
  .r2(r2),
  .memory(memory)
);
initial begin
  control = 4'b0000;
  r1 = 19'd1;
  r2 = 19'd0;
  memory[r2] = 16'd123;
  #10;
  display("FFT: memory[%0d] = %d", r1, memory[r1]);
  control = 4'b0001;
  r1 = 19'd2;
  r2 = 19'd1;
  memory[r2] = 16'd456;
  #10;
  display("ENC: memory[%0d] = %d", r1, memory[r1]);
  control = 4'b0010;
  r1 = 19'd3;
  r2 = 19'd2;
  memory[r2] = 16'd789;
  #10;
  display("DEC: memory[%0d] = %d", r1, memory[r1]);
  $finish;
end
```

endmodule